-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathmux_8bit_4x1.vhd
55 lines (39 loc) · 1.16 KB
/
mux_8bit_4x1.vhd
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
library ieee;
use ieee.std_logic_1164.all;
entity mux_8bit_4x1 is
port (
data_0, data_1, data_2, data_3 : in std_logic_vector(7 downto 0);
sel : in std_logic_vector(1 downto 0);
data_out : out std_logic_vector(7 downto 0)
);
end entity;
architecture rtl of mux_8bit_4x1 is
-- signal declarations
signal i_mux1_out, i_mux2_out, i_mux3_out : std_logic_vector(7 downto 0);
-- component declarations
component mux_8bit_2x1 is
port (
data_0, data_1 : in std_logic_vector(7 downto 0);
sel : in std_logic;
data_out : out std_logic_vector(7 downto 0)
);
end component;
begin
-- component instantiations
mux1: mux_8bit_2x1 port map (
data_0 => data_0, data_1 => data_1,
sel =>sel(0),
data_out => i_mux1_out
);
mux2: mux_8bit_2x1 port map (
data_0 => data_2, data_1 => data_3,
sel =>sel(0),
data_out => i_mux2_out
);
mux3: mux_8bit_2x1 port map (
data_0 => i_mux1_out, data_1 => i_mux2_out,
sel =>sel(1),
data_out => i_mux3_out
);
data_out <= i_mux3_out;
end architecture;